

# Introduction to processor & Machine Architecture

### **Outline**

Stockholm University

- Boolean Algebra
- Digital Logic
- CPU Basic
- The Bus
- CPU: executes program instructions
- Processor operation: NIOS II
- Interrupts
- Maskable & NonMaskable Interrupts



# The Computer Level Hierarchy



### Level 2: Machine Level

- Also known as the Instruction Set Architecture (ISA) Level.
- Consists of instructions that are particular to the architecture of the machine.
- Programs written in machine language need no compilers, interpreters, or assemblers.

### Level 1: Control Level

- A control unit decodes and executes instructions and moves data through the system.
- Control units can be microprogrammed or hardwired
- A microprogram is a program written in a low-level language that is implemented by the hardware.
- Hardwired control units consist of hardware that directly executes machine instructions.

one of two values.

- Boolean algebra is a mathematical system for the manipulation of variables that can have
  - In formal logic, these values are "true" and "false."
  - In digital systems, these values are "on" and "off," 1 and 0, or "high" and "low"
- Boolean expressions are created by performing operations on Boolean variables.
  - Common Boolean operators include AND,
     OR, and NOT.

- A Boolean operator can be completely described using a truth table.
- The truth table for the Boolean operators AND and OR are shown at the right.
- The AND operator is also known as a Boolean product. The OR operator is the Boolean sum.



X Y X+Y

0 0 0
0 1
1 1
1 0 1
1 1

X OR Y



- The truth table for the Boolean NOT operator is shown at the right.
- The NOT operation is most often designated by an overbar. It is sometimes indicated by a prime mark
   (') or an "elbow" (¬).

| NO. | ТХ                      |
|-----|-------------------------|
| Х   | $\overline{\mathbf{x}}$ |
| 0   | 1                       |
| 1   | 0                       |



- A Boolean function has:
  - At least one Boolean variable,
  - At least one Boolean operator, and
  - At least one input from the set {0,1}.
- It produces an output that is also a member of the set {0,1}.

Now you know why the binary numbering system is so handy in digital systems.



 The truth table for the Boolean function:

$$F(x, y, z) = x\overline{z}+y$$
 is shown at the right.

 To make evaluation of the Boolean function easier, the truth table contains extra (shaded) columns to hold evaluations of subparts of the function.

|   | F(: | к,у | ,z) | $= x\overline{z}$ | +y   |
|---|-----|-----|-----|-------------------|------|
| x | У   | z   | z   | χĪ                | xz+y |
| 0 | 0   | 0   | 1   | 0                 | 0    |
| 0 | 0   | 1   | 0   | 0                 | 0    |
| 0 | 1   | 0   | 1   | 0                 | 1    |
| 0 | 1   | 1   | 0   | 0                 | 1    |
| 1 | 0   | 0   | 1   | 1                 | 1    |
| 1 | 0   | 1   | 0   | 0                 | 0    |
| 1 | 1   | 0   | 1   | 1                 | 1    |
| 1 | 1   | 1   | 0   | 0                 | 1    |



- As with common arithmetic, Boolean operations have rules of precedence.
- The NOT operator has highest priority, followed by AND and then OR.
- This is how we chose the (shaded) function subparts in our table.





### **Transistorns funktion**





3/24/22 DSV/SU 10



### Digital logik med grindar

- Flera transistorer kan kombineras till grindar.
- Varje grind har en viss logisk funktion





3/24/22 DSV/SU 11



### **Digital logik**







### **AND-grinden**





### **OR-grinden**





3/24/22

13



### **NAND-grinden**

# **NOR-grinden**





| A | В           | Ut                                                              |
|---|-------------|-----------------------------------------------------------------|
| 0 | 0           | 1                                                               |
| 0 | 1           | 0                                                               |
| 1 | 0           | 0                                                               |
| 1 | 1           | 0                                                               |
|   | 0<br>0<br>1 | A     B       0     0       0     1       1     0       1     1 |



3/24/22



### **NOT-grinden**



# **XOR-grinden**



3/24/22

# Hardware and Software Approaches





(a) Programming in hardware



(b) Programming in software

### **Software**

- A sequence of codes or instructions
- Part of the hardware interprets each instruction and generates control signals
- Provide a new sequence of codes for each new program instead of rewiring the hardware



- CPU
  - Instruction interpreter
  - Module of general-purpose arithmetic and logic functions
- I/O Components
  - Input module
    - Contains basic components for accepting data and instructions and converting them into an internal form of signals usable by the system
  - Output module
    - Means of reporting results



I/O Components



 Specifies the address in memory for the next read or write



 Contains the data to be written into memory or receives the data read from memory



**MEMORY** 

MAR

**MBR** 

### I/O address register (I/OAR)

 Specifies a particular I/O device

### I/O buffer register (I/OBR)

Used for the exchange of data between an I/O module and the **CPU** 

# **CPU Basic**



- Register
- ALU
- Control Unit
- System bus



# **CPU Basic**



- The computer's CPU fetches, decodes, and executes program instructions.
- The two principal parts of the CPU are the datapath and the control unit.
  - The datapath consists of an Arithmetic-Logic Unit(ALU) and storage units (registers) that are interconnected by a data bus that is also connected to main memory.
  - Various CPU components perform sequenced operations according to signals provided by its control unit.

# **CPU Basics**

- Registers hold data that can be readily accessed by the CPU.
- The Arithmetic-Logic Unit (ALU) carries out logical and arithmetic operations as directed by the control unit.
- The Control Unit determines which actions to carry out according to the values in a program counter register and a status register.



| <b>Control and Status Register</b>                                                                                                                       | Other Register (synliga)                                                                                                                                                                                                                                       |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>Program Counter (PC)</li> <li>Instruction Regsiter (IR)</li> <li>Memory Address Register (MAR)</li> <li>Memory Buffer Register (MBR)</li> </ul> | <ul> <li>General Register (by User)</li> <li>Data Register    <ul> <li>Only data not references</li> </ul> </li> <li>Address Register    <ul> <li>Segmet point</li> <li>Index Register</li> <li>Stack point</li> </ul> </li> <li>Read only Register</li> </ul> |

# **Nios II Register**



### **General Register**

| Register | Namn | Funktion              | Register | Namn | Funktion                  |
|----------|------|-----------------------|----------|------|---------------------------|
| r0       | zero | 0x0                   | r16      |      | Callee-saved register     |
| r1       | at   | Assembler temporary   | r17      |      | Callee-saved register     |
| r2       |      | Return value          | r18      |      | Callee-saved register     |
| r3       | ¥    | Return value          | r19      |      | Callee-saved register     |
| r4       | 0.00 | Register argument     | r20      |      | Callee-saved register     |
| r5       |      | Register argument     | r21      |      | Callee-saved register     |
| r6       |      | Register argument     | r22      |      | Callee-saved register     |
| r7       |      | Register argument     | r23      |      | Callee-saved register     |
| r8       |      | Caller-saved register | r24      | et   | Exception temporary       |
| r9       |      | Caller-saved register | r25      | bt   | Breakpoint temporary      |
| r10      |      | Caller-saved register | r26      | gp   | Global pointer            |
| r11      |      | Caller-saved register | r27      | sp   | Stack pointer             |
| r12      | 13   | Caller-saved register | r28      | fp   | Frame pointer             |
| r13      |      | Caller-saved register | r29      | ea   | Exception return address  |
| r14      |      | Caller-saved register | r30      | ba   | Breakpoint return address |
| r15      | 1,   | Caller-saved register | r31      | ra   | Return address            |

### **Control Register**

| Register | Namn      |
|----------|-----------|
| 0        | status    |
| 1        | estatus   |
| 2        | bstatus   |
| 3        | ienable   |
| 4        | ipending  |
| 5        | cpuid     |
| 6        | RESERVED  |
| 7        | exception |
| 8        | pteaddr   |
| 9        | tlbacc    |
| 10       | tlbmisc   |
| 11       | RESERVED  |
| 12       | badaddr   |
| 13       | config    |
| 14       | mpubase   |
| 15       | mpuacc    |

### The BUS



- The CPU shares data with other system components by way of a data bus.
  - A bus is a set of wires that simultaneously convey a single bit along each line.
- Two types of buses are commonly found in computer systems: *point-to-point*, and *multipoint* buses.

These are point-topoint buses:





- Buses consist of data lines, control lines, and address lines.
- While the data lines convey bits from one device to another, control lines determine the direction of data flow, and when each device can access the bus.
- Address lines determine the location of the source or destination of the data.





# **Multipoint bus**





Because a multipoint bus is a shared resource, access to it is controlled through protocols, which are built into the hardware.



# CPU fetches, decodes, and executes program instructions



# **Fetch Cykel**



- The value moves from Program Counter to MAR
- Control Unit ask for memory reading.
- The memory address reads to MBR then to IR.



MBR = Memory buffer register MAR = Memory address register IR = Instruction register PC = Program counter

# **Execute Cykel**



- Complex compare to Fetch
- Control instruction **OPeration** cod
- It is able to:
  - Move data between registers
  - Read / write of memory or I/O.
  - Aritmetic / logic caculation

### **Clocks**



- Every computer contains at least one clock that synchronizes the activities of its components.
- A fixed number of clock cycles are required to carry out each data movement or computational operation.
- The clock frequency, measured in megahertz or gigahertz, determines the speed with which all operations are carried out.
- Clock cycle time is the reciprocal of clock frequency.
  - An 800 MHz clock has a cycle time of 1.25 ns.

### -> Clocks

- Clock speed should not be confused with CPU University performance.
- The CPU time required to run a program is given by the general performance equation:

$$\texttt{CPU Time} = \frac{\texttt{seconds}}{\texttt{program}} = \frac{\texttt{instructions}}{\texttt{program}} \times \frac{\texttt{avg. cycles}}{\texttt{instruction}} \times \frac{\texttt{seconds}}{\texttt{cycle}}$$

We see that we can improve CPU throughput when we reduce the number of instructions in a program,
 reduce the number of cycles per instruction, or reduce the number of nanoseconds per clock cycle.

Stockholm



# Processorns operation på NIOS II



# **Operand format**



- Register
- Immediaste
- Primärminne
- I/O

Registeroperander add r3,r1,r2

Immediateoperander

addi r3,r1,5

# Kategorier av Instruktioner



- Processor- minne
- Processor- I/O
- Aritmetiska och logiska operationer
- Flödeskontroll

# **Operationer**



### **Aritmetic**

| add  |  |
|------|--|
| addi |  |
| sub  |  |
| subi |  |
| mul  |  |
| muli |  |
| div  |  |
| divi |  |
|      |  |

### Logic

| and  |   |
|------|---|
| andi |   |
| or   |   |
| ori  |   |
| xor  |   |
| xori |   |
| nor  |   |
|      | I |

### Data

| mov   |
|-------|
| movi  |
| movia |
| ldb   |
| ldw   |
| stb   |
| stw   |
|       |

### Flow control

| br   |
|------|
| beq  |
| blt  |
| jmp  |
| jmpi |
| call |
| ret  |
|      |

Nios II Instruktionsuppsättning: http://www.altera.com/literature/hb/nios2/n2cpu\_nii51017.pdf

# **Exempel**



```
2
                      3
                            5
                                                  34
0
                                  8
                                       13
                                             21
                                                        ...
     int i = 0;
                                     movi r2, 0
     int j = 1;
                                     movi r3, 1
     while (true) {
                         loop: add r4, r2, r3
          int k = i + j;
                                     mov r2, r3
          i = j;
                                     mov r3, r4
          j = k;
                                     br loop
                              NIOS II Assembly-syntax
          Java-syntax
```

#### **Kontroll Instruktioner**



- Branch
  - Fortsätter exekveringen på en angiven minnesadress
  - Kan kombineras med villkor
- Jump
  - Flytta exekveringen ett angivet antal rader.
  - Kombineras inte med vilkort
- Skip
  - Hoppar över nästkommande instrucktion
  - Kombineras med vilkor
  - Finns **inte** på Altera Nios II

# **Branches i NIOS II**



| br label          | (Unconditional) branch to label |  |
|-------------------|---------------------------------|--|
| beq rA, rB, label | Branch if (rA == rB)            |  |
| bne rA, rB, label | Branch if (rA != rB)            |  |
| bge rA, rB, label | Branch if (rA >= rB)            |  |
| bgt rA, rB, label | Branch if (rA > rB)             |  |
| ble rA, rB, label | Branch if (rA <= rB)            |  |
| blt rA, rB, label | Branch if (rA < rB)             |  |



#### **Assemblering**



MBR = Memory buffer register MAR = Memory address register IR = Instruction register PC = Program counter



#### Minne

| 300 | 1940    |
|-----|---------|
| 301 | 5 9 4 1 |
| 302 | 2941    |
| []  | []      |
| 940 | 0003    |
| 941 | 0002    |

#### CPU-register

| 300  | PC |
|------|----|
|      | AC |
| 1940 | IR |

0001 = Hämta från minnet till AC

0010 = Spara AC till minnet

0101 = Addera AC med minnet



#### Minne

| 1940    |
|---------|
| 5 9 4 1 |
| 2941    |
| []      |
| 0003    |
| 0002    |
|         |

#### CPU-register

| 3 0 1 |      | PC |  |
|-------|------|----|--|
|       | 0003 | AC |  |
|       | 1940 | IR |  |

0001 = Hämta från minnet till AC

0010 = Spara AC till minnet

0101 = Addera AC med minnet



# Minne CPU-register

| 300 | 1940    |                                                             | 3 0 1          | PC |
|-----|---------|-------------------------------------------------------------|----------------|----|
| 301 | 5 9 4 1 |                                                             | 0003           | AC |
| 302 | 2941    |                                                             | 5 9 4 1        | IR |
| []  | []      |                                                             |                |    |
| 940 | 0 0 0 3 | 0001 = Hämta från minnet til<br>0010 = Spara AC till minnet |                |    |
| 941 | 0002    |                                                             | 01 = Addera Ad |    |



#### Minne

| 1940    |
|---------|
| 5941    |
| 2941    |
| []      |
| 0 0 0 3 |
| 0002    |
|         |

2 + 3 = 5 CPU-register

|   | 1    |    |
|---|------|----|
|   | 302  | PC |
| ١ | 0005 | AC |
|   | 5941 | IR |

0001 = Hämta från minnet till AC

0010 = Spara AC till minnet

0101 = Addera AC med minnet





CPU-register

| 300 | 1940 |                                                                | 302            | PC |  |
|-----|------|----------------------------------------------------------------|----------------|----|--|
| 301 | 5941 |                                                                | 0005           | AC |  |
| 302 | 2941 |                                                                | 2941           | IR |  |
| []  |      |                                                                | - 0            |    |  |
| 940 | 0003 | 0001 = Hämta från minnet till A<br>0010 = Spara AC till minnet |                |    |  |
| 941 | 0002 |                                                                | 01 = Addera AC |    |  |



#### CPU-register Minne 300 1940 303 PC 0005 5941 301 AC 2941 302 2941 IR [...] [...] 0001 = Hämta från minnet till AC 940 0003 0010 = Spara AC till minnet 0101 = Addera AC med minnet 941 0005



#### **Interupts**

- Ibland är det smidit att kunna avbryta fect/execute-cykeln
  - Timer
  - I/O
  - Om fel inträffar





# Hur sker en interrupt?

- En enhet som vill att processorn ska göra ett avbrott antecknar det i ett register.
- Processorn kontrollerar efter execute-cykeln om avbrott ska göras.
- Om avbrott ska göras ändras programräknarens värde till adressen för avbrottshanteraren.





# **Instrucktionscykeln med Interrupts**





# Interruptcykeln

- Innehållet i programräknaren flyttas till MBR och skrivs till minnet.
- Adressen till avbrottshanteraren flyttas till programräknaren.





# Instrucktionscykeln med Indirect-steg





# **Indirectcykeln**

- Minnesreferensen flyttas från MBR till MAR.
- Kontrollenheten begär en minnesläsning.
- Minnesadressen läses in till MBR.



# Interrupt processing involves adding another step to the Stockholm University

<u>fetch-decode-execute</u> cycle as shown below



# Interrupting the fetch-decode-execute cycle





# Maskable & NonMaskable Interrupts



- For general-purpose systems, it is common to disable all interrupts during the time in which an interrupt is being processed.
  - Typically, this is achieved by setting a bit in the flags register.
- Interrupts that are ignored in this case are called maskable.
- Nonmaskable interrupts are those interrupts that must be processed in order to keep the system in a stable condition.

# **Summary**

Stockholm University

- Boolean Algebra & Digital Logic
- The Bus
- CPU Basic
- CPU: executes program instructions
- Processor operation: NIOS II
- Interrupts
- Maskable & NonMaskable Interrupts

3/24/22 56